FEATURES
• Wafer Level Chip Size Package with Solder Ball
• 25dB Gain
• Output power of 17 dBm at 1dB gain compression
• 24.5 dBm output Third Order Intercept (OIP3)

DESCRIPTION
The Power Amplifier is a eight stage GaAs HEMT MMIC which operates between 71 and 76 GHz.
The Power Amplifier features small signal gain of 25dB, output power of 17 dBm at 1dB gain compression and saturated power of 20 dBm.
The flip chip die can be used in solder reflow process.
Sumitomo’s stringent Quality Assurance Program assures the highest reliability and consistent performance.

ABSOLUTE MAXIMUM RATING

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Rating</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Drain Voltage</td>
<td>V_D</td>
<td>7</td>
<td>V</td>
</tr>
<tr>
<td>Gate Voltage</td>
<td>V_G</td>
<td>-4 to 4</td>
<td>V</td>
</tr>
<tr>
<td>Input Power Level</td>
<td>P_in</td>
<td>+15</td>
<td>dBm</td>
</tr>
<tr>
<td>Storage Temperature</td>
<td>T_stg</td>
<td>-40 to +125</td>
<td>deg.C</td>
</tr>
</tbody>
</table>

RECOMMENDED OPERATING CONDITIONS

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Condition</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Drain Voltage</td>
<td>V_D</td>
<td>6</td>
<td>V</td>
</tr>
<tr>
<td>Gate Voltage</td>
<td>V_G</td>
<td>-3 to 3</td>
<td>V</td>
</tr>
<tr>
<td>Input Power Level</td>
<td>P_in</td>
<td>Up to -5</td>
<td>dBm</td>
</tr>
<tr>
<td>Operating Backside Temperature</td>
<td>Top</td>
<td>-40 to +85</td>
<td>deg.C</td>
</tr>
</tbody>
</table>

ELECTRICAL CHARACTERISTICS (Case Temperature Tc=25deg.C)

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Test Conditions</th>
<th>Limits</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Frequency Range</td>
<td>f</td>
<td>V_D1=V_D2=V_D3=6V</td>
<td>71</td>
<td>76</td>
</tr>
<tr>
<td>Gain</td>
<td>G_a</td>
<td>l_b= 410mA *</td>
<td>19.5</td>
<td>25.0</td>
</tr>
<tr>
<td>Output Power at 1dB G.C.P.</td>
<td>P_1dB</td>
<td></td>
<td>-</td>
<td>17</td>
</tr>
<tr>
<td>Saturation Power</td>
<td>P_sat</td>
<td></td>
<td>17</td>
<td>20</td>
</tr>
<tr>
<td>3rd Order Output Intercept Point</td>
<td>OIP3</td>
<td></td>
<td>20.5</td>
<td>24.5</td>
</tr>
<tr>
<td>Noise Figure</td>
<td>NF</td>
<td></td>
<td>-</td>
<td>12</td>
</tr>
<tr>
<td>Input Return Loss</td>
<td>R_L_IN</td>
<td></td>
<td>-</td>
<td>8</td>
</tr>
<tr>
<td>Output Return Loss</td>
<td>R_L_OUT</td>
<td></td>
<td>-</td>
<td>12</td>
</tr>
<tr>
<td>Total Current Consumption</td>
<td>I_D</td>
<td></td>
<td>-</td>
<td>410</td>
</tr>
</tbody>
</table>

* : Adjust V_G Voltage between -3 to 3V to set to l_b=I_D1+I_D2+I_D3=410mA
G.C.P. : Gain Compression Point

Note: RF parameter sample size 22 pcs. / Wafer, Criteria (accept/reject)=(0/1)
Evaluation Board and Measurement Information

V_{D1} = 6V
V_{D2} = V_{D3} = 6V

The all measurement data has include external line loss (0.2dB@76GHz) of EB.
Linear Gain and Return vs. Frequency

$V_{D1} = V_{D2} = V_{D3} = 6V$
$I_D = 410 \text{ mA}$

Linear Gain vs. $I_D$

$V_{D1} = V_{D2} = V_{D3} = 6V$

$V_{D1} = V_{D2} = V_{D3} = 6V$
SMM5728XZ

71 – 76GHz Power Amplifier MMIC

Linear Gain vs. Temperature

- $V_G$ constant
- $V_{D1}=V_{D2}=V_{D3}=6V$
- $I_D=410mA$ at $+25\text{deg.C}$

$V_{D1}=V_{D2}=V_{D3}=6V$
$I_D=410mA$ (constant)
Output Power vs. Input Power by $I_D$

- **FREQ. = 71GHz**
  - $V_D = 6V$

- **FREQ. = 76GHz**
  - $V_D = 6V$

- **OUTPUT POWER (dBm)**
- **INPUT POWER (dBm)**

- **Curves:**
  - Blue: 367mA
  - Red: 410mA
  - Green: 454mA

---

**Edition 1.0**
Dec. 2014

**SUMITOMO ELECTRIC**
Output Power vs. Input Power by Temperature

FREQ. = 71GHz
V_D = 6V
V_G Constant
I_D = 410mA at +25deg.C

FREQ. = 76GHz
V_D = 6V
V_G Constant
I_D = 410mA at +25deg.C
IM3 vs. Output Power by $I_D$

FREQ.=71GHz, $\Delta f=+10$MHz  
$V_D=6$V

FREQ.=76GHz, $\Delta f=+10$MHz  
$V_D=6$V
IM3 vs. Output Power by Temperature

**FREQ.=71GHz, ∆f=+10MHz**

- $V_D=6V$
- $V_G$ Constant
- $I_D=410mA$ at $+25\text{deg.C}$

**FREQ.=76GHz, ∆f=+10MHz**

- $V_D=6V$
- $V_G$ Constant
- $I_D=410mA$ at $+25\text{deg.C}$
71 – 76GHz Power Amplifier MMIC

### Chip outline

**Terminal A1 corner**

**Chip outline diagram**

**Table: Dimensions (typ.)**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Dimensions (typ.)</th>
<th>Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>0.377</td>
<td></td>
</tr>
<tr>
<td>A1</td>
<td>0.102</td>
<td></td>
</tr>
<tr>
<td>A2</td>
<td>0.275</td>
<td></td>
</tr>
<tr>
<td>b</td>
<td>0.141</td>
<td></td>
</tr>
<tr>
<td>D</td>
<td>2.27</td>
<td></td>
</tr>
<tr>
<td>D1</td>
<td>1.80</td>
<td></td>
</tr>
<tr>
<td>E</td>
<td>2.87</td>
<td></td>
</tr>
<tr>
<td>E1</td>
<td>2.40</td>
<td></td>
</tr>
<tr>
<td>e</td>
<td>0.30</td>
<td></td>
</tr>
<tr>
<td>MD</td>
<td>7</td>
<td></td>
</tr>
<tr>
<td>ME</td>
<td>9</td>
<td></td>
</tr>
<tr>
<td>N</td>
<td>63</td>
<td></td>
</tr>
<tr>
<td>aaa</td>
<td>0.07</td>
<td></td>
</tr>
<tr>
<td>bbb</td>
<td>0.046</td>
<td></td>
</tr>
<tr>
<td>ccc</td>
<td>0.03</td>
<td></td>
</tr>
<tr>
<td>ddd</td>
<td>0.07</td>
<td></td>
</tr>
<tr>
<td>eee</td>
<td>0.03</td>
<td></td>
</tr>
</tbody>
</table>

**NOTES:**

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994
2. ALL DIMENSIONS ARE IN MILLIMETERS
3. **BALL DESIGNATION PER JEDEC STD MS-028 AND JEP95**
4. **DETAILS OF PIN A-1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED.**
5. PRIMARY DATUM C IS SEATING PLANE
6. ALLOY OF SOLDER BALL: Sn-3.0Ag-0.5Cu
**Pin Assignment**

Bump Side Down (Die Top View)

<table>
<thead>
<tr>
<th>Pin</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
<th>9</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
</tr>
<tr>
<td>B</td>
<td>RFin</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>RFout</td>
</tr>
<tr>
<td>C</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
</tr>
<tr>
<td>D</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
</tr>
<tr>
<td>E</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
</tr>
<tr>
<td>F</td>
<td>GND</td>
<td>V_{D1}</td>
<td>V_{D2}</td>
<td>V_{D3}</td>
<td>V_{D3}</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
</tr>
<tr>
<td>G</td>
<td>V_{G}</td>
<td>V_{D1}</td>
<td>V_{D2}</td>
<td>V_{D3}</td>
<td>V_{D3}</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
</tr>
</tbody>
</table>
Marking

INDEX

5728

Bump Side Down (Die Top View)

Part Number
(SMM5728XZ → 5728)
Typical Application

Component List

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>C1</td>
<td>Capacitor</td>
<td>0.1uF</td>
</tr>
<tr>
<td>C2</td>
<td>Capacitor</td>
<td>100pF</td>
</tr>
</tbody>
</table>
71 – 76GHz Power Amplifier MMIC

- PCB and Solder-resist Pattern
- Resist Pattern
- Metal Pattern
- Resist Window \( \phi 0.12 \text{mm} \)
  - 0.300mm pitch
- Ground Via Hole \( \phi 0.10 \text{mm} \)
- DC(or IF) Probe Pitch
  - 0.300mm

Cross Section

- Resist Pattern
  - maximum: 0.020mm
- Metal Pattern
  - Cu/Ni/Au: 0.030mm
- Core Material
  - Hitachi Chemical Co.
  - MCL-E-679F: 0.10mm
- Base Metal
  - Cu: 1.0mm
The long-term reliability of WLCSP is dependent on the channel temperature (Tch) of FET, and the temperature of the under bump metal.

The temperature of the under bump metal is almost equivalent to the temperature at the solder ball joint (Tc).

The lifetime of an FET channel is indicated to 15-page, and the lifetime of the under bump metal is indicated to 16-page.
$\Delta T_{ch}$ vs. $V_D$ Voltage

(Reference)

$I_D = 410mA$

$T_{ch} = T_c + \Delta T_{ch}$ (deg.C)

$T_c$ : Temperature at the solder ball Joint

$E_a = 1.92eV$
The life time of the solder ball joint is dependent on temperature.

$$T_c: \text{Temperature at the solder ball joint}$$
2-inch Tray Packing (Part No. : SMM5728XZ)
SMM5728XZ

71 – 76GHz Power Amplifier MMIC

Tape and Reel Packing (Part No. : SMM5728XZT)
Assembly Techniques for WLCSP MMICs

1. WLCSP Assembly Flow

WLCSP MMIC can be handled as a standard SMT component. The following methods can be available, for example, C4 (Controlled Collapse Chip Connection) assembly techniques or a flux dip assembly method. In this case lower residue flux is recommended to save cleaning process steps, as liquid cleaning is not recommended.

2. PCB Layout

PCB land patterns are based on SEI’s experimental data. The land pattern has been developed and tested for optimized assembly at SEI. Solid-filled via is required to prevent depletion of the solder of solder paste and solder ball from ground pad through via holes during the reflow soldering process. To prevent shorts between solder balls, solder mask resist should be used. A recommended PCB layout is shown on page 13.

3. Die Mounting

For WLCSP MMIC with fine pitch of 0.3mm, it is recommended to use automated fine-pitch placement. Due to the variety of mounting machines and parameters and surface mount processes vary from company to company, careful process development is recommended.
Assembly Techniques for WLCSP MMICs

4. Reflow Soldering

The solder reflow condition (infrared reflow/heat circulation reflow/hotplate reflow) shall be optimized and verified by the customer within the condition shown in Figure 1 to realize optimum solder ability. An excessive reflow condition can degrade the WLCSP MMICs that may result in device failure. The solder reflow must be limited to three (3) cycles maximum. The temperature profile during reflow soldering shall be controlled as shown in Figure 1.

Customers must optimize and verify the reflow condition to meet their own mounting method using their own equipment and materials. For any special application, please contact the Sumitomo sales office nearest you for information.

Certain types of PCB expand and contract causing peaks and valleys in the board material during the reflow cycle. The recommended measure to prevent this from occurring is to screw the PCB onto a stiffener board with a small heat capacity prior to the reflow process.

The solder balls of WLCSP MMIC use Pb-free alloy and the melting point of the Sn/Ag/Cu used is 218deg.C. The actual profile used depends on the thermal mass of the entire populated board and the solder compound used.

![Figure 1](image-url)

- (1) Average Ramp-up Rate: 3deg.C/seconds
- (2) Preheating: 150 to 200deg.C, 60 to 180seconds
- (3) Main Heating: 220deg.C, 60seconds
- (4) Peak Temperature: 260deg.C max., more than 250deg.C, 10seconds max.

Figure 1
Assembly Techniques for WLCSP MMICs

5. Cleaning

SEDI does not recommend a liquid cleaning system to clean WLCSP MMIC. If a liquid cleaning system is required, please contact our nearest sales office from the list at http://global-sei.com/Electro-optic/about/office.html.

6. Underfill Process

WLCSP MMIC is connected to PCB by solder balls. A major concern in using WLCSP MMICs is the ability of the solder balls to withstand temperature cycling. It is thought the stress to the solder balls due to the difference of the coefficients of thermal expansion between GaAs and PCB is a potential cause of failure. To reduce this stress, it is recommended to use underfill in the gap between the WLCSP die and the PCB. In reliability tests, underfill has beneficial results in temperature cycle, drop test and mechanical stress test. The other side, underfill is undesirable due to the complexity of the process and added assembly cost from the additional process. The end user must decide to whether to use this process from their own test results.

7. Prevention of Static Electricity

Semiconductor devices are sensitive to static electricity. These devices are attached the mark indicated sensitive to static electricity as shown to the right on the package (tray, taping, reel, etc.). User must pay careful attention to the following precautions when handling semiconductor devices.

7-1. ESD Classification of Our Products

<table>
<thead>
<tr>
<th>ESD class</th>
<th>0A</th>
</tr>
</thead>
<tbody>
<tr>
<td>Breakdown Voltage</td>
<td>&lt;125</td>
</tr>
</tbody>
</table>

Test method of ESD sensitivity: ANSI/ESDA/JEDEC JS-001-2012 (C=100 pF, R=1500 ohm)

7-2. Prevention of Static Electricity

7-2-1. Environment Conditions
User should control the relative humidity. If the relative humidity is low, semiconductor devices might breakdown by static electricity on electrification. It is more desirable that the relative humidity should control from 40 to 75%.

7-2-2. Work place
User should lay a conductive mat on the bench. When handling the products of ESD class 0A or 0B, user should lay a conductive mat on the floor. And, user should periodically check the resistance of conductive mat surface and grounding condition.
7-2-3. Worker
Workers should wear a grounding wrist strap which is connected to a grounded anti-static work surface when handling the products. Especially when handling the products of ESD class 0A or 0B, workers should wear anti-static clothes and shoes. The wrist strap should be checked grounding condition periodically.

7-2-4. Equipment and Tool
- Equipment and tool handling the products should be connected to the ground.
- Part of equipment and tool contacting the products should be used conductive material(*1) and static dissipative material(*2) because static electricity is not charged them. Ideally any insulator should be eliminated from working environment. But there exist some in real cases. In this case, it is necessary to neutralize the electrification on the insulator material(*3).
- Please ground the tip of soldering iron.

[ References ]
(*1) Static dissipative material: Sheet resistance ≥1 × 10^5ohm, <1 × 10^11ohm
(*2) Conductive material: Sheet resistance ≥1 × 10^2ohm, <1 × 10^5ohm
(*3) Insulator material: Sheet resistance ≥1 × 10^11ohm
(IEC 61340-5-1)

7-2-5. The others
- When the products are removed from the shipping container, user should not touch the device leads. When devices are kept, and transported, it is recommended to put them in anti-static bags or containers or racks with lid and to seal them.
- Before mounting the products in a circuit, the circuit connections should be shorted to the ground for setting static electricity free.

8. RoHS Compliance

| RoHS Compliance | Yes |
Assembly Techniques for WLCSP MMICs

9. Handling of WLCSP MMICs in Tape and Reel From

Peel the carrier tape and the top tape off slowly at a rate of 10 mm/s or less to prevent the generation of electro-static discharge. When peeling the tape off, the angle between the carrier tape and the top tape should be kept at 165 to 180 degrees as shown in Figure 2.

![Figure 2](image)

10. Packing

WLCSP products are offered in either the tape and reel or tray shipping configuration. The products are placed with solder bump facing down.

a) Tray Shipment
   Each tray contains 100pcs. and minimum order is one tray, and must order in 100pcs. increment

b) Tape and Reel Shipment
   Each reel contains 500pcs. and minimum order is one reel, and must order in 500pcs. increment

ORDERING INFORMATION

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Packing</th>
</tr>
</thead>
<tbody>
<tr>
<td>SMM5728XZ</td>
<td>100pcs./Tray=100pcs./Packing</td>
</tr>
<tr>
<td>SMM5728XZT</td>
<td>500pcs./Reel=500pcs./Packing</td>
</tr>
</tbody>
</table>

- NOTE -

This information is described as reference information based on SEI experimental test like assembly process, PCB and stencil design, Temperature cycle test result and so on.

SEI can not guarantee the quality of WLCSP after the customer’s assembly process because assembly and PCB condition is generally different between customer and SEI.

Please check the quality of device (or system) after customer assembles with customer’s PCB and assembly process.
**BARE DIE INDEMNIFICATION**

All devices are DC probed and visually inspected at SEI, and non-compliant devices are removed. The RF electrical characteristics of the bare dice are warranted by the sampling inspection procedures. The standard sampling inspection procedure shall include the number of the sampling dice, position of the sampling dice in the wafer and RF electrical characteristics of the sampling dice measured in the test fixture. Customer shall understand that all the bare dice will not be 100% RF tested by SEI. It is the customer responsibility to verify performance of the devices.

Customer shall comply with the storage and handling requirements for condition and period of storage of the bare dice agreed by customer and SEI. Warranty will not apply when customer disregards the storage and handling requirements.

Warranty will not apply to the electrical characteristics and product quality to the bare dice after assembly by customer.

SEI will indemnify customer for warranty failures, provided however that the indemnification to customer shall be limited to supply of bare dice for substitution.

For further information please contact:


**CAUTION**

Sumitomo Electric Device Innovations, Inc. products contain gallium arsenide (GaAs) which can be hazardous to the human body and the environment. For safety, observe the following procedures:

- Do not put these products into the mouth.
- Do not alter the form of this product into a gas, powder, or liquid through burning, crushing, or chemical processing as these by-products are dangerous to the human body if inhaled, ingested, or swallowed.
- Observe government laws and company regulations when discarding this product. This product must be discarded in accordance with methods specified by applicable hazardous waste procedures.